

# INTRO TO SYCL/DPC++ FOR GPUS

JEFF HAMMOND

# DOE EXASCALE SYSTEMS (2021+)

Neither of these systems is has a many-core CPU or an NVIDIA GPU...





What programming model(s) take a developer from 2012 to 2022?



#### **OVERVIEW OF THE SYCL ECOSYSTEM FOR GPUS**

- Intel Data Parallel C++ <a href="https://software.intel.com/en-us/oneapi/base-kit">https://software.intel.com/en-us/oneapi/base-kit</a>
  - oneAPI product compiler based on Clang/LLVM (open-source).
  - Supports a number of GPU extensions, including USM (pointers).
  - Supports Intel GPU, CPU, FPGA (by Intel) and NVIDIA (by CodePlay)
- CodePlay ComputeCpp <a href="https://developer.codeplay.com/home/">https://developer.codeplay.com/home/</a>
  - Product compiler (commercial support and free community edition).
  - Supports a number of GPU extensions, including USM (pointers).
  - Supports OpenCL/SPIR-V devices (e.g. Intel GPU) and NVIDIA (via PTX).
- University of Heidelberg's hipSYCL <a href="https://github.com/illuhad/hipSYCL">https://github.com/illuhad/hipSYCL</a>
  - Based on Clang/LLVM, i.e. CUDA Clang (open-source).
  - Supports CPU (OpenMP), NVIDIA (CUDA) and AMD GPU (HIP/ROCm).



#### **SYCL Ecosystem as of March 2020**





#### WHAT IS DATA PARALLEL C++?

Intel DPC++ will be based on SYCL 2020, which is the next version of the standard after SYCL 1.2.1.

SYCL 2020 is expected to include Intel's USM proposal, which is aligned with existing GPU usage models.

We expect standard-compliant SYCL to be sufficient to realize full performance on Intel GPUs, but will add extensions to meet user needs.

SYCL 1.2.1 (available)

SYCL 2020 (imminent)

Intel DPC++

Intel's extensions – both the documentation and the implementation source code - are currently available on GitHub.



#### WHY SYCL?

OpenCL has a well-defined, portable execution model, but is considered too verbose by application programmers and lacks good C++ support.

SYCL is based on purely modern C++, which allows it to support heterogeneous accelerators within a single-source model.

SYCL parallelism is similar to TBB and the C++ STL while giving users explicit control over hardware resources when they want it.

SYCL is the first standard programming model designed for heterogeneous programming with modern C++



#### **OPENCL EXAMPLE**

#### nstream.cl

```
__kernel void nstream(
    int length,
    double s,
    __global double * A,
    __global double * B,
    __global double * C)
{
    int i = get_global_id(0);
    A[i] += B[i] + s * C[i];
}
```

#### nstream.cpp

```
cl::Context gpu(CL DEVICE TYPE GPU, &err);
cl::CommandQueue queue (qpu);
cl::Program program(qpu,
    prk::opencl::loadProgram("nstream.cl"), true);
auto kernel = cl::make kernel<int, double, cl::Buffer,</pre>
    cl::Buffer, cl::Buffer>(program, "nstream", &err);
auto d a = cl::Buffer(gpu, begin(h a), end(h a));
auto d b = cl::Buffer(gpu, begin(h b), end(h b));
auto d c = cl::Buffer(gpu, begin(h c), end(h c));
kernel(cl::EnqueueArgs(queue, cl::NDRange(length)),
    length, scalar, d a, d b, d c);
queue.finish();
```



#### SYCL 1.2.1 EXAMPLE

```
Retains OpenCL's ability to easily target
sycl::gpu selector device selector;
                                                  different devices in the same thread.
sycl::queue q(device selector);
sycl::buffer<double> d A { h A.data(), h A.size() };
sycl::buffer<double> d B { h B.data(), h B.size() };
                                                              Accessors create DAG to trigger data
sycl::buffer<double> d C { h C.data(), h C.size() };
                                                               movement and represent execution
                                                                       dependencies.
q.submit([&](sycl::handler& h)
    auto A = d A.get access<sycl::access::mode::read write>(h);
    auto B = d B.get access<sycl::access::mode::read>(h);
    auto C = d C.get access<sycl::access::mode::read>(h);
    h.parallel for<class nstream>(sycl::range<1>{n}, [=] (sycl::id<1> it) {
         int i = it[0];
        A[i] += B[i] + s * C[i];
    });
                                Parallel loops are explicit like C++ vs. implicit in OpenCL.
q.wait();
                           Kernel code does not need to live in a separate part of the program.
```

#### **ALMOST SYCL 2020 EXAMPLE**

```
sycl::queue q(gpu selector{});
auto * A = sycl::malloc shared<double>(n, q);
auto * B = sycl::malloc_shared<double>(n, q);
                                                      Pointers: everyone's favorite footgun!
auto * C = sycl::malloc shared<double>(n, q);
q.submit([&](sycl::handler& h)
     h.parallel_for(sycl::range<1>{n}, [=] (sycl::id<1> it) {
         int i = it[0];
         A[i] += B[i] + s * C[i];
                                           Lambda names are optional, because
     });
                                            Clang knows how it name-mangles.
                                                -fsycl-unnamed-lambda
q.wait();
sycl::free(A, q);
sycl::free(B, q);
sycl::free(C, q);
```

#### DATA PARALLEL C++ EXAMPLE

```
sycl::queue q(gpu_selector{});
auto * A = sycl::malloc shared<double>(n, q);
auto * B = sycl::malloc shared<double>(n, q);
auto * C = sycl::malloc_shared<double>(n, q);
q.parallel for(sycl::range<1>{n}, [=] (sycl::id<1> it) {
     int i = it[0];
     A[i] += B[i] + s * C[i];
                                  Eliminate unnecessary syntax for expressing kernels.
});
q.wait();
sycl::free(A, q);
sycl::free(B, q);
sycl::free(C, q);
```



#### ONEMKL EXAMPLE

```
typedef cl::sycl::buffer<double, 1> array;
typedef std::int64 t dim;
void many dgemm(sycl::queue &q, dim n, dim nb, array &A[], array &B[], array &C[])
   const double alpha = 1.0;
    const double beta = 1.0;
    for (int b=0; b<nb; ++b) {
        array pA = A[b];
        array pB = B[b];
        array pC = C[b];
       mkl::blas::gemm(q, mkl::transpose::nontrans, // opA
                           mkl::transpose::nontrans, // opB
                                                     // m, n, k
                           n, n, n,
                                                     // alpha, A, lda
                           alpha, pA, n,
                                                     // B, ldb
                           pB, n,
                           beta, pC, n);
                                                     // beta, C, ldc
    q.wait();
```

#### **GRAPH OF ASYNCHRONOUS EXECUTIONS**

```
myQueue.submit([&](handler& cgh) {
      auto a = A.get access<access::mode::read>(cgh);
      auto b = B.get access<access::mode::read>(cgh);
      auto c = C.get_access<access::mode::discardwrite>(cgh);
      cgh.parallel for<class add1>( range<2>{N, M},
          [=](id<2> index) { c[index] = a[index] + b[index]; });
});
myQueue.submit([&](handler& cgh) {
      auto a = A.get access<access::mode::read>(cgh);
      auto c = C.get access<access::mode::read>(cgh);
      auto d = D.get access<access::mode::write>(cgh);
      cgh.parallel_for<class add2>( range<2>{P, Q},
          [=](id<2> index) { d[index] = a[index] + c[index]; });
});
myQueue.submit([&](handler& cgh) {
      auto a = A.get access<access::mode::read>(cgh);
      auto d = D.get access<access::mode::read>(cgh);
      auto e = E.get access<access::mode::write>(cgh);
      cgh.parallel_for<class add3>( range<2>{S, T},
          [=](id<2> index) { e[index] = a[index] + d[index]; });
});
```



Queues are out-of-order by default – data dependencies order kernel executions. SYCL Next adds in-order queues for convenience.



### SYCL COMPILATION FLOW

```
#include <CL/sycl.hpp>
#include <iostream>
using namespace cl::sycl;
class Hi:
int main() {
    const size t array size = 16;
    int data[array_size];
       buffer<int, 1> resultBuf{ data, range<1>{array size} };
        q.submit([&](handler& cgh) {
            auto resultAcc = resultBuf.get_access<access::mode::write>(cgh);
            cgh.parallel_for<class Hi>(range<1>{array_size}, [=](id<1> i) {
                resultAcc[i] = static cast<int>(i.get(0));
           });
       });
    for( int i = 0; i < array_size; i++ ) {</pre>
        std::cout << "data[" << i << "] = " << data[i] << std::endl;
    return 0;
```

Standard CPU
Compiler
(ICC, GCC, Clang)



Standard Object File (main.o)



Syc Device Compiler



Kernel IR/ISA (SPIR-V, vISA, ISA)



Standard Linker



Executable!



## SYCL COMPILATION FLOW (UNIFIED)

```
#include <CL/sycl.hpp>
#include <iostream>
using namespace cl::sycl;
class Hi;
int main() {
    const size_t array_size = 16;
    int data[array_size];
        buffer<int, 1> resultBuf{ data, range<1>{array_size} };
         q.submit([&](handler& cgh) {
             auto resultAcc = resultBuf.get_access<access::mode::write>(cgh);
             cgh.parallel_for<class Hi>(range<1>{array_size}, [=](id<1> i) {
                 resultAcc[i] = static cast<int>(i.get(0));
             });
        });
    for( int i = 0; i < array_size; i++ ) {
    std::cout << "data[" << i << "] = " << data[i] << std::endl;</pre>
    return 0;
```





## **SYCL EXECUTION FLOW**

#### Executable



#### **EXECUTION MODEL**

Data Parallelism is expressed using ND-Ranges

Total Work = # Work-groups x # Work-items per Work-group





